# **IC Examples**

20181536 엄석훈

1. DM74LS08 - Quad 2-Input AND Gates

# **Function Table**

Y = AB

| Inp | Output |   |  |  |  |
|-----|--------|---|--|--|--|
| Α   | A B    |   |  |  |  |
| L   | L      | L |  |  |  |
| L   | н      | L |  |  |  |
| Н   | L      | L |  |  |  |
| Н   | н      | н |  |  |  |

H = HIGH Logic Level L = LOW Logic Level

2. 74ALS74A – Dual D-type flip flop with set and reset

#### **FUNCTION TABLE**

|    | INPUTS |          |   | OUT | PUTS | OPERATING          |
|----|--------|----------|---|-----|------|--------------------|
| SD | RD     | СР       | D | Q   | Q    | MODE               |
| L  | Η      | Х        | Х | Н   | L    | Asynchronous set   |
| Н  | L      | Х        | Х | L   | Н    | Asynchronous reset |
| L  | L      | Х        | Х | Н   | Н    | Undetermined*      |
| Н  | Н      | 1        | h | Н   | L    | Load "1"           |
| Н  | Н      | 1        | ı | L   | Н    | Load "0"           |
| Н  | Н      | <b>↑</b> | Х | NC  | NC   | Hold               |

H = High voltage level
h = High state must be present one setup time prior to
Low-to-High clock transition

L = Low voltage level

I = Low state must be present one setup time prior to Low-to-High clock transition

NC= No change from the previous setup
X = Don't care

↑ = Low-to-High clock transition Not Low-to-High clock transition

Both outputs will be High while both SD and RD are Low, but the output states are unpredictable if SD and RD go High simultaneously

### 3. DM74LS279 - Quad S-R Latch

#### **Function Table**

| Inputs     | Output |            |
|------------|--------|------------|
| S (Note 1) | Q      |            |
| L          | L      | H (Note 2) |
| L          | Н      | н          |
| Н          | L      | L          |
| Н          | Н      | $Q_0$      |

H = HIGH Level

L = LOW Level

Q<sub>0</sub> = The Level of Q before the indicated input conditions were established.

**Note 1:** For latches with double  $\overline{S}$  inputs:

 $H = both \overline{S} inputs HIGH$ 

L = one or both  $\overline{S}$  inputs LOW

Note 2: This output level is pseudo stable; that is, it may not persist when the  $\overline{S}$  and  $\overline{R}$  inputs return to their inactive (HIGH) level.

# 4. 74F299 – 8-bit universal shift/storage register

#### **FUNCTION TABLE**

| INPUTS |    | INP | UTS | ODERATING MODE |                                                  |  |
|--------|----|-----|-----|----------------|--------------------------------------------------|--|
| ŌĒn    | MR | S1  | S0  | СР             | OPERATING MODE                                   |  |
| L      | L  | х   | Х   | X              | Asynchronous Reset; Q0 – Q7 = LOW                |  |
| L      | Н  | Н   | Н   | 1              | Parallel load; I/On → Qn (I/On outputs disabled) |  |
| L      | Н  | L   | Н   | 1              | Shift right; DS0 → Q0, Q0 → Q1, etc.             |  |
| L      | Н  | Н   | L   | 1              | Shift left; DS7 → Q7, Q7 → Q6, etc.              |  |
| L      | Н  | L   | L   | х              | Hold                                             |  |
| Н      | Х  | Х   | Х   | Х              | Outputs in High-Z                                |  |

H = HIGH voltage level
L = LOW voltage level

X = Don't care

↑ = LOW-to-HIGH clock transition

### 5. 74F163A – 4-bit binary counter

# 74F163A MODE SELECT – FUNCTION TABLE

| INPUTS |    |     |     |    |    |                | PUTS | OPERATING MODE        |  |
|--------|----|-----|-----|----|----|----------------|------|-----------------------|--|
| SR     | СР | CEP | CET | PE | Dn | Qn             | TC   | OF ENATING MODE       |  |
| I      | 1  | Х   | Х   | Х  | Х  | L              | L    | Reset (clear)         |  |
| h      | 1  | Х   | Х   | I  | I  | L              | L    | Parallel load         |  |
| h      | 1  | Х   | Х   | ı  | h  | Н              | (2)  | r arailerioad         |  |
| h      | 1  | h   | h   | h  | Х  | count          | (2)  | Count                 |  |
| h      | Х  | I   | Х   | h  | Х  | q <sub>n</sub> | (2)  | Hold (do nothing)     |  |
| h      | Х  | Х   | I   | h  | Х  | q <sub>n</sub> | L    | Floid (do flottillig) |  |

High voltage level

High voltage level one setup prior to the Low-to-High clock transition L

Low voltage level
Low voltage level one setup prior to the Low-to-High clock transition
Lower case letters indicate the state of the referenced output prior to the Low-to-High clock transition  $\overset{q_n}{X}$ 

Low-to-High clock transition
The TC output is High when CET is High and the counter is at Terminal Count (HHHH for 74F161A)
The TC output is High when CET is High and the counter is at Terminal Count (HHHH for 74F163A)

# 6. 74F125 – Quad Buffer (3-STATE)

# **Function Table**

| Inpu | Inputs         |   |  |  |  |
|------|----------------|---|--|--|--|
| Ān   | B <sub>n</sub> | 0 |  |  |  |
| L    | L              | L |  |  |  |
| L    | Н              | Н |  |  |  |
| н    | X              | Z |  |  |  |

H = HIGH Voltage Level

### 7. KM62256CL – 32Kx8 bit low Power CMOS Static Ram

# **FUNCTIONAL DESCRIPTION**

| <u>cs</u> | ŌĒ | WE | I/O Pin | Mode            | Power   |
|-----------|----|----|---------|-----------------|---------|
| Н         | X  | X  | High-Z  | Deselected      | Standby |
| L         | Н  | Н  | High-Z  | Output Disabled | Active  |
| L         | L  | Н  | Dout    | Read            | Active  |
| L         | X  | L  | Din     | Write           | Active  |

<sup>1.</sup> X means don't care

# 8. MT48LC16M4A2 – 4 Meg x 4 x 4 Banks SDR SDRAM

Table 15: Truth Table – Current State Bank n, Command to Bank n

Notes 1-6 apply to all parameters and conditions

| Current State             | CS# | RAS# | CAS# | WE# | Command/Action                                    | Notes |
|---------------------------|-----|------|------|-----|---------------------------------------------------|-------|
| Any                       | Н   | Х    | Х    | Х   | COMMAND INHIBIT (NOP/continue previous operation) |       |
|                           | L   | Н    | Н    | Н   | NO OPERATION (NOP/continue previous operation)    |       |
| Idle                      | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |       |
|                           | L   | L    | L    | Н   | AUTO REFRESH                                      | 7     |
|                           | L   | L    | L    | L   | LOAD MODE REGISTER                                | 7     |
|                           | L   | L    | Н    | L   | PRECHARGE                                         | 8     |
| Row active                | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 9     |
|                           | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 9     |
|                           | L   | L    | Н    | L   | PRECHARGE (deactivate row in bank or banks)       | 10    |
| Read                      | L   | Н    | L    | Н   | READ (select column and start new READ burst)     | 9     |
| (auto precharge disabled) | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 9     |
|                           | L   | L    | Н    | L   | PRECHARGE (truncate READ burst, start PRECHARGE)  | 10    |
|                           | L   | Н    | Н    | L   | BURST TERMINATE                                   | 11    |
| Write                     | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 9     |
| (auto precharge disabled) | L   | Н    | L    | L   | WRITE (select column and start new WRITE burst)   | 9     |
|                           | L   | L    | Н    | L   | PRECHARGE (truncate WRITE burst, start PRECHARGE) | 10    |
|                           | L   | Н    | Н    | L   | BURST TERMINATE                                   | 11    |

L = LOW Voltage Level
Z = High Impedance
X = Immaterial

Table 16: Truth Table - Current State Bank n, Command to Bank m

Notes 1–6 apply to all parameters and conditions

| Current State              | CS# | RAS# | CAS# | WE# | Command/Action                                    | Notes    |
|----------------------------|-----|------|------|-----|---------------------------------------------------|----------|
| Any                        | Н   | Х    | Х    | Х   | COMMAND INHIBIT (NOP/continue previous operation) |          |
|                            | L   | Н    | Н    | Н   | NO OPERATION (NOP/continue previous operation)    |          |
| Idle                       | Х   | Х    | Х    | Х   | Any command otherwise supported for bank m        |          |
| Row activating, active, or | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| precharging                | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 7        |
|                            | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 7        |
|                            | L   | L    | Н    | L   | PRECHARGE                                         |          |
| Read                       | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| (auto precharge disabled)  | L   | Н    | L    | Н   | READ (select column and start new READ burst)     | 7, 10    |
|                            | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 7, 11    |
|                            | L   | L    | Н    | L   | PRECHARGE                                         | 9        |
| Write                      | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| (auto precharge disabled)  | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 7, 12    |
|                            | L   | Н    | L    | L   | WRITE (select column and start new WRITE burst)   | 7, 13    |
|                            | L   | L    | Н    | L   | PRECHARGE                                         | 9        |
| Read                       | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| (with auto precharge)      | L   | Н    | L    | Н   | READ (select column and start new READ burst)     | 7, 8, 14 |
|                            | L   | Н    | L    | L   | WRITE (select column and start WRITE burst)       | 7, 8, 15 |
|                            | L   | L    | Н    | L   | PRECHARGE                                         | 9        |
| Write                      | L   | L    | Н    | Н   | ACTIVE (select and activate row)                  |          |
| (with auto precharge)      | L   | Н    | L    | Н   | READ (select column and start READ burst)         | 7, 8, 16 |
|                            | L   | Н    | L    | L   | WRITE (select column and start new WRITE burst)   | 7, 8, 17 |
|                            | L   | L    | Н    | L   | PRECHARGE                                         | 9        |

Table 17: Truth Table - CKE

Notes 1–4 apply to all parameters and conditions

| <b>Current State</b> | CKE <sub>n-1</sub> | CKEn | Command <sub>n</sub>    | Action <sub>n</sub>    | Notes |
|----------------------|--------------------|------|-------------------------|------------------------|-------|
| Power-down           | L                  | L    | X                       | Maintain power-down    |       |
| Self refresh         |                    |      | X                       | Maintain self refresh  |       |
| Clock suspend        |                    |      | X                       | Maintain clock suspend |       |
| Power-down           | L                  | Н    | COMMAND INHIBIT or NOP  | Exit power-down        | 5     |
| Self refresh         |                    |      | COMMAND INHIBIT or NOP  | Exit self refresh      | 6     |
| Clock suspend        |                    |      | X                       | Exit clock suspend     | 7     |
| All banks idle       | Н                  | L    | COMMAND INHIBIT or NOP  | Power-down entry       |       |
| All banks idle       |                    |      | AUTO REFRESH            | Self refresh entry     |       |
| Reading or writing   |                    |      | VALID                   | Clock suspend entry    |       |
|                      | Н                  | Н    | See Table 16 (page 37). |                        |       |